## SimpleScalar Tutorial

(for release 4.0)

Todd Austin, Dan Ernst, Eric Larson, Chris Weaver University of Michigan

Raj Desikan, Ramadass Nagarajan, Jaehyuk Huh, Bill Yoder, Doug Burger, Steve Keckler University of Texas at Austin

SimpleScalar Tutorial

#### **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

#### A Computer Architecture Simulator Primer

- · What is an architectural simulator?
  - Tool that reproduces the behavior of a computing device



- · Why use a simulator?
  - Leverage faster, more flexible S/W development cycle
    - · Permits more design space exploration
    - · Facilitates validation before H/W becomes available
    - · Level of abstraction can be throttled to design task
    - · Possible to increase/improve system instrumentation



## SimpleScalar Tool Set

**Application** 

SimpleScalar

**Simulators** 

Host

Machine

Application

Input/output

Performance

Results

- Computer system design and analysis infrastructure
  - Processor/device (behavioral) models
  - Supports many ISAs and I/O interfaces
  - Portable to most modern platforms
- Created by the SimpleScalar development team
  - UM, UW-Madison, UT-Austin, SimpleScalar LLC
  - Entering tenth year of development
  - Deployed widely in academia and industry
  - UM extensions generously supported by NSF and DARPA
- Freely available for academic non-commercial use with source from www.simplescalar.com

SimpleScalar

#### **Primary Advantages**

- Extensible
  - Source included for everything: compiler, libraries, simulators
  - Widely encoded, user-extensible instruction format
- Portable
  - At the host, virtual target runs on most Unix-like boxes
  - At the target, simulators can support multiple ISA's
- Detailed
  - Execution driven simulators
  - Supports wrong path execution, control and data speculation, etc...
  - Many sample simulators included
- Performance (on P4-1.7GHz)
  - Sim-Fast: 10+ MIPS
  - Sim-OutOrder: 350+ KIPS





#### Running SimpleScalar Tools

Compiling a C program, e.g.,

```
ssbig-na-sstrix-gcc -g -O -o foo foo.c -lm
```

Compiling a Fortran program, e.g.,

```
ssbig-na-sstrix-f77 -g -O -o foo foo.f -lm
```

Compiling a SimpleScalar assembly program, e.g.,

```
ssbig-na-sstrix-gcc -g -O -o foo foo.s -lm
```

Running a program, e.g.,

```
sim-safe [-sim opts] program [-program opts]
```

Disassembling a program, e.g.,

```
ssbig-na-sstrix-objdump -x -d -l foo
```

Building a library, use

```
ssbig-na-sstrix-{ar,ranlib}
```

SimpleScalar Tutorial

#### **Global Simulator Options**

- Supported on all simulators
  - -h print simulator help message
  - -d enable debug message
  - -i start up in DLite! debugger
  - -q quit immediately (use w/ -dumpconfig)
  - -config <file> read config parameters from <file>
  - -dumpconfig <file> Save config parameters into <file>
- Configuration files
  - To generate a configuration file
    - · Specify non-default options on command line
    - And, include "-dumpconfig <file>" to generate configuration file
  - Comments allowed in configuration files, all after "#" ignored
  - Reload configuration files using "-config <file>"

#### Sim-Profile: Program Profiling Simulator

- Generates program profiles, by symbol and by address
- Extra options
  - -iclass
  - -iprof
  - -brprof
  - -amprof
  - -segprof
  - -tsymprof -dsymprof
  - -taddrprof
  - -all
  - -pcstat <stat>

- instruction class profiling (e.g., ALU, branch)
- instruction profiling (e.g., bnez, addi, etc...)
- branch class profiling (e.g., direct, calls, cond)
- address mode profiling (e.g., displaced, R+R)
- load/store segment profiling (e.g., data, heap)
- execution profile by text symbol (i.e., funcs)
- reference profile by data segment symbol
- execution profile by text address
- enable all of the above options
- record statistic <stat> by text address
- NOTE: "-taddrprof" == "-pcstat sim\_num\_insn"

SimpleScalar Tutorial

#### Simulator Software Architecture Target software (apps and OS) **Target Application and OS** runs on simulator Performance model tracks time Hardware Model - Perf core implements machine **Fetch Pipeline** Perf - Standard modules speed coding Core **Predictor** Caches Simulation kernel provides event simulation services Simulation Kernel Target ISA emulation support - PISA, Alpha, StrongARM, PPC, x86 **Target Target ISA** I/O Interface Target I/O support - Syscalls, devices, I/O traces **Host Platform** SimpleScalar

#### **Simulator Software Architecture**

- Interface programming style
  - All ".c" files have an accompanying ".h" file with same base
  - ".h" files define public interfaces "exported" by module
    - · Mostly stable, documented with comments, studying these files
  - ".c" files implement the exported interfaces
    - · Not as stable, study these if you need to hack the functionality
- Simulator modules
  - sim-\*.c files, each implements a complete simulator core
- Reusable S/W components facilitate "rolling your own"
  - System components
  - Simulation components
  - Additional "really useful" components

SimpleScalar Tutorial

#### **Machine Definition**

- A single file describes all aspects of the architecture
  - Used to generate decoders, dependency analyzers, functional components, disassemblers, appendices, etc.
  - e.g., machine definition + 10 line main == functional simulator
  - Generates fast and reliable codes with minimum effort
- Instruction definition example



#### Simulator I/O



- A useful simulator must implement some form of I/O
  - I/O implemented via SYSCALL instruction
  - Supports a subset of Ultrix system calls, proxied out to host
- Basic algorithm (implemented in syscall.c)
  - Decode system call
  - Copy arguments (if any) into simulator memory
  - Perform system call on host
  - Copy results (if any) into simulated program memory

SimpleScalar Tutorial

# **Standard Modules - Simulation Components**

- bpred.[hc] branch predictors
- · cache.[hc] cache module
- eventq.[hc] event queue module
- · libcheetah/ Cheetah cache simulator library
- ptrace.[hc] pipetrace module
- res.[hc] resource manager module
- sim.h
   simulator main code interface definitions
- textprof.pl text segment profile view (Perl Script)
- pipeview.pl pipetrace view (Perl script)

#### Standard Modules - System Components

- dlite.[hc] DLite!, the lightweight debugger
- eio.[hc] external I/O tracing module
- loader.[hc] program loader
- · memory.[hc] flat memory space module
- regs.[hc] register module
- machine.[hc] target and ISA-dependent routines
- machine.def SimpleScalar ISA definition
- symbol.[hc] symbol table module
- syscall.[hc] proxy system call implementation

SimpleScalar Tutorial

#### Standard Modules - "Really Useful" Modules

- eval.[hc] generic expression evaluator
- libexo/ EXO(-skeletal) persistent data structure library
- misc.[hc] everything miscellaneous
- · options.[hc] options package
- range.[hc] range expression package
- stats.[hc] statistics package







#### **Distribution and Licensing**

- Download from www.simplescalar.com
  - Code releases and updates
  - Cross-compilers and other tool chains
  - Benchmarks sources, binaries, and test inputs
  - User-contributed developments
- SimpleScalar licensing
  - Non-commercial academic use licenses (research or instruction) are available free of charge
  - Commercial use licenses available from SimpleScalar LLC
    - · Required for any use by a for-profit business/institution
    - Two options available: Site and research participation licenses
    - Contact info@simplescalar.com for complete details

#### SimpleScalar Resources

- Public releases available from www.simplescalar.com
  - Current public release is version 3
  - Current development release is version 4
- Required reading, available from www.simplescalar.com
  - The SimpleScalar Tool Set User's Guide
  - The SimpleScalar Hackers Guide
  - The SimpleScalar Tutorial, version 2 (MICRO30) and version 4 (MICRO34)
- Support resources
  - Mailing lists
    - · help@simplescalar.com, announce@simplescalar.com
    - · join the lists at www.simplescalar.com
    - · E-mail info@simplescalar.com for developer support

SimpleScalar Tutorial

#### **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...



#### **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- · Looking Ahead...

#### MASE Microarchitectural Simulation Environment

- MASE is a new performance simulation infrastructure for SimpleScalar.
  - Developed by Eric Larson, Saugata Chatterjee, and Dan Ernst
- Features and goals of MASE:
  - Checker improves validation support.
  - Oracle allows for "perfect" studies.
  - Micro-functional performance model increases accuracy.
  - Speculative state management facilities simplify aggressive speculation.
  - Callback interface permits sophisticated memory system simulation.







#### Micro-functional performance model



- Trace-driven techniques cannot accurately model timingdependent computation.
  - For example, mispeculation and shared memory race conditions.
- Instructions are now executed in the core with proper timing.
- Further improves validation, intertwining timing and correctness.

SimpleScalar Tutorial

# Support for aggressive speculation



- SimpleScalar lacks arbitrary instruction restart. Only branches can restart.
- MASE allows any instruction to mispeculate and restart core.
- Several data structures (such as the ROB and ISQ) were modified to support arbitrary rollback.





#### Other improvements

- Algorithm for detecting when store data can be forwarded to loads has been improved (more aggressive).
- Register update unit (RUU) has been split into a reorder buffer (ROB) and reservation stations (RS).
- Added a scheduler queue.
  - Scheduler predicts the latency of each instruction.
  - Instructions are replayed if the prediction is too small.
- Added a front-end queue.
  - Improves misprediction delay accuracy.
  - Can simulate additional stages in the front-end pipeline.

SimpleScalar Tutorial

## Early results and analyses

- Validated MASE against SimpleScalar 3.0 sim-outorder.
  - Less than 1% difference for SPEC95 integer benchmarks.
- MASE is half as fast as sim-outorder, but MASE is unoptimized (future work).
- Arbitrary speculation mechanism tested with blind load speculation study.
  - Implementation was straight-forward in MASE.
- Checker simplified implementation of store forwarding.
  - Partial store forwarding logic was not implemented.
  - Relied on checker to detect and correct these cases.
  - Minor inaccuracy, at most 195 errors (vortex).
  - Checker proved to be a valuable debugging aid when implementing other features of MASE.

## **Key Features Summary**

- Checker supports validation by reducing the burden of correctness on the core.
- · Micro-functional core allows for more accurate modeling.
- Speculative state management facilities simplify implementations of aggressive speculation techniques.
- Memory system callback interface supports modern memory systems.

SimpleScalar Tutorial

## **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...





#### **Processor Performance Model**

- SA-1 pipeline model implemented
  - Pipeline used in Intel's SA-11xx
  - Simple five stage pipeline
  - Two level memory hierarchy
- Challenging task due to lack of info on SA-1 microarchitecture
  - Derived many details from the compiler writers guide
  - Used directed black-box testing to fill in the rest of the blanks
- prototype XScale model completed
  - Intel's new StrongARM processor
  - Based on (sparse) published details
  - Validation ongoing against XScale 80200 evaluation board

SimpleScalar Tutorial



#### **ARM Cross-Compiler Kit**

- Permits users to compile ARM binaries w/o ARM hardware
  - Most users lack access to a real ARM target with a native compiler
  - We use Rebel.com's NetWinder platforms to build native binaries
- GNU GCC targeted to ARM ISA
  - includes soft-float support (permits compilation for non-FP hardware)
- GNU binutils targeted to ARM ISA
  - GNU ld linker
  - GNU binary utilies, e.g., objdump, nm, size, etc...
- · Pre-built C libraries for ARM ISA
  - Targeted to Linux system call interfaces
- Portable code base

# **ARM Target Validation**

- · ARM 7 ISA validated against reference implementation
  - Functional validation via random testing
    - · Using the FuzzBuster framework
  - Validated against real SA-1100 H/W
  - Validated against ARM's ARMulator
- · ARM FPA extensions validated against SoftFloat suite
  - ARMulator and SA-1110 reference lack FP implementations
  - SoftFloat suit implements reference FP with integer ISA
- · Large validation effort

SimpleScalar Tutorial

- 6 bugs found in the ARMulator! (reported to ARM Ltd)

- 500+ billion instructions tested



#### **Performance Model Validation**

- Performance validation against SA-1110 platform
  - Rebel.com NetWinder reference with SA-1 pipeline
  - Microbenchmarks were used to reveal and test specific latencies
    - · e.g., branch mispredictions, cache misses, writeback stalls
  - Final validation completed with macrobenchmark testing
    - · Compared IPC of SA-1110 to IPCs computed by SA-1 performance model
    - · H/W IPCs computed using wall clock time, clock frequency, and known instruction counts
  - Excellent IPC correlation across entire test suite

| Benchmark      | SimpleScalar | SA-1110 | % Difference |
|----------------|--------------|---------|--------------|
| cache_hit      | 1.02         | 1.01    | 0.9          |
| cache_miss     | 33.87        | 33.70   | 0.5          |
| br_taken       | 1.04         | 1.02    | 1.9          |
| br_nottaken    | 1.97         | 1.91    | 3.1          |
| bzip2 10       | 3.20         | 3.10    | 3.2          |
| cc1 -O cc1in.i | 2.84         | 2.90    | 2.1          |
| fft short nem  | 1 45         | 1 44    | 0.1          |

#### **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

#### **GPV: Graphical Pipeline Viewer**

- · Portable pipeline visualization infrastructure
  - Developed by Chris Weaver, Kenneth Barr, Eric Marsman, Dan Ernst
- Provide visual platform for locating bottlenecks
  - Pipetrace view displays program slowdowns
- Enable visual diagnosis of bottleneck causes
  - Color-coded latencies identify problem delays
  - Resource view reveals resource bottlenecks
- Permit visual evaluation of program/design updates
  - Multiple trace comparisons
- Allow use on multiple platforms with multiple simulators
  - Portable code in Perl/TK
  - Standard pipetrace input











#### Sample Software Optimization: **Loop Unrolling** for (ii=38; ii >= 4; ii-=2) x = (D+D+1);SA-110 ARM Model w = (B+B+1);- Predict not taken t = x\*D;u = w\*B;- Multi-cycle mispredict per iteration t = CONST\_ROTL(t, 5): 24% speed improvement using $u = CONST_ROTL(u, 5);$ optimization $C \mathrel{-=} S[ii];$ $A \mathrel{-=} S[ii+1];$ $C = ROTR(C, u)^t$ ; $A = ROTR(A, t)^u;$ if (ii==4) $\{ tmp = A; A = B; B = C; C = D; D = tmp; \}$ $\{ tmp = A; A = D; D = C; C = B; B = tmp; \}$ SimpleScalar



# Sample H/W Optimization Add a Multiplier

- RC6 does back to back multiplies per iteration
- 4 cycles per multiply on SA-110
- Add Second Multiplier and reschedule code
- 30% speed improvement using optimization

```
for (ii=38; ii >= 4; ii=2)

{
    x = (D+D+1);
    w = (B+B+1);

    t = x*D;
    u = w*B;

    t = CONST_ROTL(t, 5);
    u = CONST_ROTL(u, 5);
    C -= S[ii];
    A -= S[ii+1];
    C = ROTR(C, u)^*t;
    A = ROTR(A, t)^*u;
    if (ii==4)
    { tmp = A; A = B; B = C; C = D; D = tmp; }
    else
    { tmp = A; A = D; D = C; C = B; B = tmp; }
}
```







# **Key Features Summary**

- Visualization speeds the process of locating and diagnosing performance bottlenecks
  - Instruction view identifies program slow downs
  - Resource view can be used to locate resource bottlenecks and/or display useful statistics for pipeline analysis
- GPV realized these benefits in an easy to use and portable package

#### **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

#### MiBench Embedded Benchmark Suite

- Michigan embedded benchmarks
  - Developed by Matthew Guthaus, Jeffrey Ringenberg, Dan Ernst, and Chris Weaver
- Benchmarking is a critical part of the design process
- Embedded workloads are different than desktop workloads
- Show the diversity of "typical" embedded applications
- · Lack of simulation options for embedded applications
- Need a free benchmark suite for academic research

# Benchmarks

| Auto/Industrial      | Consumer     | Office       | Network    | Security            | Telecomm.        |
|----------------------|--------------|--------------|------------|---------------------|------------------|
| basicmath            | jpeg enc/dec | ghostscript  | dijkstra   | blowfish<br>enc/dec | CRC32            |
| bitcount             | lame         | ispell       | patricia   | pgp sign            | FFT              |
| qsort                | mad          | rsynth       | (CRC32)    | pgp verify          | IFFT             |
| susan (edges)        | tiff2bw      | sphinx       | (sha)      | rijndael enc/dec    | ADPCM<br>enc/dec |
| susan (corners)      | tiff2rgba    | stringsearch | (blowfish) | sha                 | GSM enc/dec      |
| susan<br>(smoothing) | tiffdither   |              |            |                     |                  |
|                      | tiffmedian   |              |            |                     |                  |
|                      | typeset      |              |            |                     |                  |

SimpleScalar Tutorial

# **ARM Configurations**

|                               | SA-1100                           | XScale                            |
|-------------------------------|-----------------------------------|-----------------------------------|
| Fetch queue<br>(instructions) | 2                                 | 4                                 |
| Branch Predictor              | Not-taken                         | 8k bimodal,<br>2k 4-way BTB       |
| Fetch & Decode width          | 1                                 | 1                                 |
| Functional Units              | 1 int ALU, 1 FP<br>mult, 1 FP ALU | 1 int ALU, 1 FP<br>mult, 1 FP ALU |
| L1 I-cache                    | 16k, 32-way                       | 32k, 32-way                       |
| L1 D-cache                    | 16k, 32-way                       | 32k, 32-way                       |
| L2 Cache                      | None                              | None                              |
| Memory Bus Width              | 4-byte                            | 4-byte                            |
| Memory Latency                | 12 cycle                          | 12 cycle                          |



#### **Future Work**

- Power analysis
  - Already performed preliminary runs using PowerAnalyzer
- Continue to add representative benchmarks
  - In network: IP-level applications (IP filtering, masquerading, etc)
  - In Auto/Industrial: sensor applications (decimation, linear interpolation, interrupts)
- I/O simulations
  - SimpleScalar using external I/O traces in sim-EIO
    - 100% reproducible I/O
  - Devices liberally borrowed from "Boch's" device model
    - · want to simulate entire system

## **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

## **PowerAnalyzer**

- Tool for early power estimates
  - Concurrently with performance studies
  - Based on SimpleScalar a cycle accurate simulator
  - Developed by Nam Sung Kim and Rajeev Krishna
- Missing in current cycle-level power simulators
  - Actual technology parameters
  - Data sensitivity
  - Interconnect, including Clock trees
  - Chip I/O pads (in some cases)
- PowerAnalyzer's solutions
  - Use actual technology parameters TSMC 0.25
  - Hamming distances between consecutive inputs
  - Interconnect length is input explicitly requires early layout
  - H-tree model requires approximate chip area
  - Chip I/O parameterized by load capacitance

Performance impact 4x







# **PowerAnalyzer**

- · Automatic configuration:
  - Approximate layout interconnect and clock tree
  - Leakage total gate width/block (or number of equivalent inverters)
  - Gate count estimation of random logic
- · Calibrate against MARS
- Next set of experiments
  - What can we leave out vs technology
    - · Interconnect
    - Hierarchy
    - Pads
    - · Data sensitivity
    - Leakage
  - Impact on performance of PowerAnalyzer
  - Impact on accuracy of PowerAnalyzer
- · Future experiments
  - Microarchitecture power/performance



- Synthesizeable ARM4 ISA
  - Pipeline 4 (5)-stage
    - FETCH, DECODE, EX, ME(WB)
  - Branch prediction
    - · Backward-Taken, Forward-Not-Taken
  - Technology
    - TSMC .25um
    - # of IO pads 115
    - · # of cells 11427
    - # macro blocks 9
    - die size: 5.2mm x 5.2mm
  - I-cache
    - · 4K (128 sets 32 bytes/ set, direct mapped)
  - D-cache
    - 8K (256 sets 32 bytes/set, direct mapped), write through
- Tested with Dhrystone 2.1

SimpleScalar Tutorial

## **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

#### sim-alpha: A Validated Alpha 21264 Simulator

SimpleScalar 4.0 Micro-34 Tutorial

Raj Desikan, Doug Burger, and Stephen W. Keckler

The University of Texas at Austin



1

### Comparing a simulator to hardware

- Processor/Simulator complexity progressively increasing
  - Low level features can interfere with high level study
- Useful to have a tool for comparison at a lower level



### The sim-alpha goals

- Extend the SimpleScalar tool set to model an existing microprocessor (EV6 microarchitecture)
- Compare the simulator against actual hardware for accurate modeling
- Release the simulator for use by researchers studying extensions to existing implementations



5

### Using sim-alpha

- make will generate default simulator
- make flexible generates simulator with all bells and whistles
- make functional turns on functional debugger
- sim-alpha –config <config file> binary
- Supports EIO tracing with checkpointing

Supported by NSF CADRE



### Code structure

- Code for each pipeline stage in a separate .c file
- Each .c file has corresponding .h file containing function prototypes, constants, and extern statements for global variables
- Files with *ss* prefix used for functional simulation and fast forwarding

Supported by NSF CADRE

### What is new at high level?

- Execution driven
  - No perfect prediction
- More pipeline stages
- Separate physical and architectural registers, issue queues, and reorder buffer
- Loader, EIO tracing, event queues, and branch prediction modeling similar to SS



7

#### Microarchitectural features - 1

- Line and way predictor
- Alpha 21264 tournament predictor with local, global, and choice predictors
- Separate integer and floating point queues
- Partitioned execution core
- Static slotting
- Load use speculation



### Microarchitectural features - 2

- Separate load and store queues
- Non-homogenous functional units
- Different memory traps
  - Load-Load trap
  - Load-Store trap
  - Mbox traps
- Early instruction retire
- stWait table



Ś

### Microbenchmark results

% Error = (Native cycles – Simulator cycles)\*100

Native cycles

Native cycles

Native cycles

Native cycles

Supported by NSF CADRE

Current mean absolute error: 1.7 %





### Portability and limitations

- Currently runs only on x86 under Linux
- Some Alpha 21264 features might be too specific for general architectural enhancement evaluation
- Currently functional units cannot be increased while preserving a partitioned architecture



13

#### What can be baried (High Level)?

- Line, way, and branch predictor configuration
- Width of each individual pipeline stage
- Integer and floating point physical registers
- Integer and floating point issue queue sizes
- Reorder buffer and Load and Store queue size



### What can be varied (Low Level)?

- stWait table size
- Enable and disable traps
- Speculative updates of predictors
- Load use speculation and branch target adder
- Static slotting and early instruction retire
- Number of functional units with some modifications



15

### Still to be done ... by others

- Enhance portability
- Increase floating point accuracy
- Make number of functional units scalable while maintaining clustering



### Availability

• Simulator source code

www.cs.utexas.edu/~cart/code/alphasim-1.0.tgz

- Microbenchmarks www.cs.utexas.edu/~cart/code/microbench.tgz
- Technical report
   www.cs.utexas.edu/~cart/publications/tr00 23.ps.gz



### **Tutorial Agenda**

- · Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

| CimpleCooler | CimpleScalar             |  |  |  |  |
|--------------|--------------------------|--|--|--|--|
| Tutorial     | SimpleScalar<br>Tutorial |  |  |  |  |

#### ss-ppc

# SimpleScalar Simulation of the PowerPC Instruction Set Architecture

#### SimpleScalar 4.0 Micro34 Tutorial

Karu Sankaralingam, Ramadass Nagarajan, Stephen W. Keckler, Doug Burger

University of Texas at Austin



1

#### Overview

- SimpleScalar's port to simulate PowerPC executable files.
- Developed from Version 3.0 code base



#### **Tools Ported**

sim-fast functional simulator

sim-outorder micro-architecture simulator

sim-eio checkpointing and fastforwarding

sim-profile execution profiler

sim-bpred branch prediction simulation

sim-cache cache simulator

sim-cheetah advanced cache simulator



3

### PowerPC ISA

- Instructions
  - 224 instructions in 15 different formats
- Registers
  - 32 GPR, 32 FPR
  - 2 control, 3 condition and exception registers
- Storage model
  - Byte, half-word and word data accesses allowed
  - Misaligned addresses allowed



### What it takes

- Add additional registers
  - Define all user registers (including conditional)
- Emulate each instruction
  - Instructions have more register dependences
- Modify loader
  - Assign addresses to re-locatable references in the loader segment
- Implement system call interface



5

### Floating Point Emulation

- PowerPC implements IEEE 751-1985 standard
  - Supports four rounding modes
  - Modifies a lot of fields in status and condition register (FPSCR)
- Native Implementation
  - Machine state changes modeled precisely
  - Native execution using inlined assembly code
- Non-native implementation
  - Modifications to FPSCR ignored
  - SPEC CPU95 programs not affected



### System calls

- Implemented using corresponding calls on the host machine
- Every syscall is the same sequence of six user instructions
  - Detect using a predecode phase and modify with a special instruction (sc)
- Identifying the type of the syscall
  - Loader stores hooks in the TOC



7

# **Timing Simulation**

- SimpleScalar's RUU micro-architecture model
- sim-outorder port relatively easy
- Implementation issues
  - Stores may update registers
    - · passed through writeback stage
  - Load/Store Multiple instructions access multiple words
    - · Modeled as atomic operations
  - Memory accesses may be mis-aligned
    - Converted to aligned access(es)



### **Portability**

- Only 32-bit support provided
  - Only user registers and instructions modeled
- IBM AIX on PowerPC
  - Certified for all SPEC CPU95 benchmarks
- Sun Solaris on UltraSparc
  - Certified only for all SPEC CINT95
  - SPEC CFP95 needs additional system call support
- Linux on x86
  - Minimally tested



9

### Future plans

- Add 64-bit support
- · Implement kernel registers and instructions
- Support for MP



### Resources

• Technical report:

```
www.cs.utexas.edu/~cart/publications/tr00-04.ps.Z
```

• Bug reports:

```
sim-ppc@cs.utexas.edu
```



11

# Example (1)

```
DEFINST(FMADD, 0x3A,
    "fmadd", "D,A,C,B",
    FloatMULT, F_FCOMP,
    PPC_DFPR(FD), PPC_DFPSCR, PPC_DFPR(FB), PPC_DFPR(FC),
    DNA, DNA, DNA, PPC_DFPSCR, DNA)
```



# Example (2)

Supported by NSF CADRE

### **Tutorial Agenda**

- · Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

| Sir | SimpleScalar |  |  |  |  |  |  |
|-----|--------------|--|--|--|--|--|--|
|     | Tutorial     |  |  |  |  |  |  |
|     |              |  |  |  |  |  |  |

#### ss-os

### SimpleScalar-OS (Sauce)

SimpleScalar 4.0 Micro-34 Tutorial

Jaehyuk Huh, Karthikeyan Sankaralingam, Vivek Sharma, Doug Burger, Steve Keckler

University of Texas at Austin



1

#### Overview

- Need for full system simulation
  - Effect of kernel activity
  - Disk I/O
  - Effect of page and TLB faults
  - Real process (thread) scheduling
- Operating system support for SimpleScalar
  - Integrate ss-ppc simulator with SimOS-PPC
  - Provide full system simulation, running AIX with PowerPC ISA



#### SimOS-PPC

- PowerPC port based on Stanford SimOS
- Developed by Rick Simpson, Pat Bohrer, Tom Keller, and Ann Marie Maynard at IBM-ARL
- Capability
  - Boot and run AIX with PowerPC ISA
  - 2-level cache system
  - Disk (validated) and network model
  - SMP support
- Limitation: No timing simulation for processors



3

#### Setting up Benchmarks Appl. Appl. PowerPC Executable Data Compiler Simos-source (Comand-driven) New disk image Disk Image SimOS-PPC SimOS-PPC Functional Checkpoint Config Files Simulation Mode Supported by NSF CADRE





### Integration

- SimOS feeds a dynamic instruction trace to SimpleScalar
- Instruction execution effects
  - Possibly causes exceptions
  - Uses I/O devices (console, disk or Ethernet)
  - Consumes fetch and execution cycles (ss-ppc)
- Both simulators' sources are plugged together, compiled and run as one single program



7

### SimOS-PPC Main Loop

- SimOS uses an event queue for interrupts, exceptions.
- Entire machine state encapsulated in P
- Original SimOS-PPC execution outline

```
time = 0; icount = 0;
InitMachineState(P);
while(1) {
  time = icount * CPI;
  ProcessPendingEvents(time);
  inst = FetchNextInst(P);
  ExecuteInst(inst, P);
  icount++;
}
```

Supported by NSF CADRE

#### **Control Transfer**

```
/* Inside SimpleScalar Now */
time = 0; SS_cycles = 0;
                                                    int SS_Simulate(MachineState *P) {
InitMachineState(P);
                                                      while (1) {
                                                      /* Process SS pipeline
while (1) {
                                                         Use SimOS machine state */
  time += SS_cycles;
                                                        commit(P);
  ProcessPendingEvents(time);
                                                        writeback(P);
                                                        execute_mem(P);
  SS_cycles = SS_Simulate(P);
                                                        dispatch(P);
                                                        issue(P);
                                                        fetch(P);
                                                        \quad \text{if (QueryExceptionGenerated(M))} \ \big\{
                                                        /* any of the stages generated an
execption - possible candidates -
FP execption, page fault. Break
Hand control to
                            Hand control back to
                                                        hand control to SimOS to process
  SimpleScalar
                                   SimOS
                                                        exception */
                                                          return (SS_cycles);
    SimOS main loop
                                                     SimpleScalar main loop
 Supported by 
NSF CADRE
```

### Integrated Main Loop

#### While (1) {

- SimOS starts up and gives control to SimpleScalar with the PowerPC state
- SimpleScalar starts execution at the program counter until it hits an exception.
- Passes Control back to SimOS which schedules the exception

}



### Disk Images

- Disk image keeps the content of simulated disks as a standard UNIX files
- Disk Image Size for AIX support
  - 18 GBytes
  - Real file size: ~1GBytes in sparse file format
- Linux 2.2:
  - Large disk images need to be split into smaller files (2 GBytes each)



11

#### **Issues**

- Timing inaccuracies in a few kernel level instructions
- Cache and memory system
  - Use SimOS-PPC code
  - No bus contentions
- TLB handling
  - Hardware-based page table lookup
  - Timing is not accurate



### Stability

- Platforms supported
  - PowerPC / AIX
  - X86 / Linux
- Tested applications
  - SPEC CPU benchmarks
- Speed
  - 400 million Instructions / hour for functional simulation
  - 30-40 million instructions / hour for full-timing simulation



13

#### **Future Extension**

- Multiprocessor support
  - SimpleMP processing core
  - Accurate simulation of bus transaction and cache coherence protocol (SMP-based)
  - Target benchmarks: scientific parallel application and server workloads
- 64 bit PowerPC ISA support



### **Tutorial Agenda**

- · Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

| Sin | leScalar<br>Tutorial |  |
|-----|----------------------|--|
|     |                      |  |

#### ss-viz

### A SimpleScalar Visualizer

SimpleScalar 4.0 Micro34 Tutorial

Bill Yoder Doug Burger Steve Keckler Jacob Sarvela Pradeep Desai Jinhuo Liang

December 2, 2001 University of Texas at Austin



# **ss-viz**Project Goals

- Serve both researchers and students.
- Illustrate resource usage and identify bottlenecks.
- Let users examine µprocessor behavior without having to understand simulator internals.
- Support tinkering with different processor configurations.



#### Visualizer Features

- Provides an easy-to-use graphical front-end to the SimpleScalar engine.
- Loads and runs multiple benchmarks.
- Provides single-stepping, discrete stepping, and continuous execution.
- Animates the activity of the IFQ, RUU, LSQ, and arithmetic units.
- Provides statistics from each execution run.
- Provides real-time graphical output.
- Includes on-line help.



3

### Software Design

- The Visualizer back-end is the SimpleScalar out-of-order issue superscalar processor (sim-outorder) with a 2-level memory system and speculative execution support, implemented in UNIX/C.
- The GUI is written as an X11R6 Windows application using the Tcl/Tk toolkit.
- The Tcl/C interface probes the simulator for run-time configuration information, statistics, and machine state.
- The front-end displays this information using the Tcl interpreter and the Tk canvas widget.
- Dialogs, push buttons, and menus invoke UI callback functions to control application behavior (e.g., to resume program execution) and modify settings (e.g., graph units).







# Today's Status



- GUI refurbished with better colors.
- Simplified start-up and user interaction.
- Four units animated (IFQ, RUU, LSQ, FUs).
- HTML help page.
- Various bugs fixed.



7

# **Future Development**

- Portability
  - Package for Solaris/Sparc.
  - Port to Linux/x86.
- Functionality
  - Animate more units, e.g., the L1 and L2 caches.
  - Expose more simulator resources for easy configuration (e.g., the number and type of FUs).
  - Expand on-line help.
  - Enable back-stepping (?!)
- Robustness
  - Improve Tk window management of graphs and window re-sizing.
  - Maintain GUI at benchmark termination.

(Feedback welcome!)



#### **Demo Notes**

- 1. Use the VNC viewer on a laptop in order to connect to the VNC display server running on a SPARCstation.
- 2. Begin with the initial display, pointing out the components, menus, messages, and controls.
- 3. Show block stepping, single stepping, and continuous execution.
- 4. Show cell updates, with text and color fills.
- 5. Show statistics for the various units.
- 6. Show graphs and their dynamic updates.



y

#### **Tutorial Agenda**

- Introduction to SimpleScalar
  - What is it?
  - Distribution, Licensing, and Resources
- SimpleScalar version 4.0 release
  - MASE Microarchitecture Simulation Environment
  - SimpleScalar ARM Target
  - GPV Graphical Pipeline Viewer
  - MiBench Embedded Benchmark Suite
  - PowerAnalyzer Power Models
  - Sim-Alpha Validated 21264 Microarchitecture Model
  - ss-ppc SimpleScalar PowerPC Target
  - ss-os Full System simulator
  - ss-viz SimpleScalar Visualization Tool
- Looking Ahead...

SimpleScalar Tutorial

#### Looking Ahead...

- SimpleScalar/x86
  - x86 functional and performance models, with support for microcode
  - Current in limited release testing, from SimpleScalar LLC
- SimpleScalar/Trimaran
  - PlayDoh ISA emulation support plus VLIW architecture models
  - In development, from University of Michigan
- Sim-IPag full system embedded target simulator
  - StrongARM SA-1110 + serial + NIC + PCMCIA
  - In debug, from University of Michigan
- SimpleScalar/C30 DSP target
  - C30 DSP interpreter and VLIW model, as main processor or peripheral
  - In debug, from University of Michigan by Trevor Mudge's research group
- ss-viz: portability enhancements
- Memory extensions
  - Memory and DRAM 32-bit/64-bit extensions

SimpleScalar ss-mp: chip multiprocessor simulator with OS simulation

Tutorial ss-layout: floorplanning + elastic pipeline layout/performance simulator



